Please use this identifier to cite or link to this item: http://archives.univ-biskra.dz/handle/123456789/2733
Title: MODELING THE TRANSIENT RESPONSE OF CHANNEL-SUBSTRATE INTERFACE TRAPS TO GATE VOLTAGE STEPS IN GaAs FETs
Authors: N. SENGDUGA
B. K. JONES
Issue Date: 19-May-2014
Abstract: The transient response of a hole trap, located in the substrate (buffer) side of the channelsubstrate interface in GaAs FETs, to a pulse applied to the gate is accurately modelled. The modelled transient is found to be non-exponential and in excellent agreement with the experimental data. The similarity between the filling and emptying rates of the traps is explained in terms of the very close position of the Fermi level in the substrate (buffer), where the trap is located, to that of the trap level
URI: http://archives.univ-biskra.dz/handle/123456789/2733
Appears in Collections:Publications Internationales

Files in This Item:
File Description SizeFormat 
transient1993.pdf775,3 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.