Please use this identifier to cite or link to this item:
http://archives.univ-biskra.dz/handle/123456789/752
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | MESSAOUDI, KAMEL | - |
dc.contributor.author | BOURENNANE, EL-BAY | - |
dc.contributor.author | TOUMI, SALAH | - |
dc.contributor.author | LABBANI, OUASSILA | - |
dc.date.accessioned | 2013-01-02T00:41:14Z | - |
dc.date.available | 2013-01-02T00:41:14Z | - |
dc.date.issued | 2013-01-02 | - |
dc.identifier.uri | http://archives.univ-biskra.dz/handle/123456789/752 | - |
dc.description.abstract | For a hardware implementation of any image processing algorithm, it is necessary to study the input/output of each processing module even before studying the internal architecture of these modules. And that to prepare a simulation platform, with internal and external memory, necessary to load and to prepare the input for the modules. These memories are also used as intermediate component between the different modules to provide the possibility of parallelism. In this work we give the architecture of internal and external memory used by the H.264 encoder in order to develop a simulation platform for processing modules. This platform can be realized in FPGA platform chosen according to the memory requirements | en_US |
dc.language.iso | en | en_US |
dc.subject | H.264/AVC encoder | en_US |
dc.subject | Memory management | en_US |
dc.subject | Hardware implementation | en_US |
dc.subject | ML501 platform | en_US |
dc.title | MEMORY REQUIREMENTS FOR HARDWARE IMPLEMENTATION OF THE H.264 ENCODER MODULES | en_US |
dc.type | Article | en_US |
Appears in Collections: | CS N 14 |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
12-k.messaoudi.pdf | 288,71 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.